

# www.Jameco.com + 1-800-831-4242

The content and copyrights of the attached material are the property of its owner.

# Jameco Part Number 114876



# NMC27C32B 32,768-Bit (4096 x 8) CMOS EPROM

### **General Description**

The NMC27C32B is a 32k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C32B is designed to operate with a single +5V power supply with  $\pm 10\%$  tolerance.

The NMC27C32B is packaged in a 24-pin dual-in-line package with a quartz window. The quartz window allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with Fairchild's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

### **Features**

- Low CMOS power consumption
  - Active Power: 55 mW Max
  - Standby Power: 0.55 mW Max
- Industrial temperature range, -40°C to +85°C
- Fast and reliable programming
- TTL, CMOS compatible inputs/outputs
- TRI-STATE ® output
- Manufacturer's identification code for automatic programming
- High current CMOS level output drivers
- Compatible with NMOS 2732

# **Block Diagram**



DS008827-1

# **Connection Diagram**

| 27C256<br>27256 | 27C128<br>27128 | 27C64<br>2764                 | 27C16<br>2716  |
|-----------------|-----------------|-------------------------------|----------------|
| VPP             | V <sub>PP</sub> | VPP                           |                |
| A12             | A12             | A12                           |                |
| A7              | A7              | A7                            | A7             |
| A <sub>6</sub>  | A <sub>6</sub>  | A <sub>6</sub>                | A <sub>6</sub> |
| A <sub>5</sub>  | A5              | A <sub>5</sub> A <sub>5</sub> |                |
| A4              | A4              | A4                            | A <sub>4</sub> |
| А3              | А3              | Аз                            | Аз             |
| A <sub>2</sub>  | A <sub>2</sub>  | A <sub>2</sub>                | A <sub>2</sub> |
| A <sub>1</sub>  | A1              | A <sub>1</sub>                | A1             |
| A <sub>0</sub>  | A <sub>0</sub>  | A <sub>0</sub>                | A <sub>0</sub> |
| 00              | Ο0              | 00                            | O <sub>0</sub> |
| 01              | 01              | 01                            | 01             |
| 02              | 02              | 02                            | 02             |
| GND             | GND             | GND                           | GND            |



| 27C16<br>2716   | 27C64<br>2764  | 27C128<br>27128 | 27C256<br>27256 |
|-----------------|----------------|-----------------|-----------------|
|                 | Vcc            | Vcc             | Vcc             |
|                 | PGM            | PGM             | A14             |
| Vcc             | NC             | A13             | A13             |
| A8              | A8             | A8              | A8              |
| A9              | A9             | A9              | A9              |
| V <sub>PP</sub> | A11            | A <sub>11</sub> | A <sub>11</sub> |
| ŌĒ              | ŌĒ             | ŌĒ              | ŌĒ              |
| A10             | A10            | A10             | A10             |
| CE              | CE             | CE              | CE              |
| 07              | 07             | 07              | 07              |
| 06              | 06             | 06              | 06              |
| 05              | O <sub>5</sub> | 05              | O <sub>5</sub>  |
| 04              | 04             | 04              | 04              |
| 03              | О3             | О3              | 03              |

**Note:** Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C32B pin.

DS008827-2

## Order Number NMC27C32BQ See Package Number J24AQ

### **Pin Names**

| A0-A11          | Addresses           |
|-----------------|---------------------|
| CE              | Chip Enable         |
| ŌĒ              | Output Enable       |
| V <sub>PP</sub> | Programming Voltage |
| O0 –O7          | Outputs             |
| V <sub>CC</sub> | Power Supply        |
| GND             | Ground              |

# Commercial Temp Range (0°C to +70°C) $V_{CC}$ = 5V $\pm 10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C32BQ150          | 150              |
| NMC27C32BQ200          | 200              |

# Industrial Temp Range (-40°C to +85°C) $V_{CC}$ = 5V $\pm 10\%$

| Parameter/Order Number | Access Time (ns) |  |  |  |  |
|------------------------|------------------|--|--|--|--|
| NMC27C32BQE200         | 200              |  |  |  |  |

# **Absolute Maximum Ratings** (Note 1)

Temperature Under Bias -40°C to +85°C

Storage Temperature -65°C to +150°C

V<sub>CC</sub> Supply Voltage with

Respect to Ground +7.0V to -0.6V

All Input Voltages except A9

and OE/V<sub>PP</sub> with

Respect to Ground (Note 9) +6.5V to -0.6V

All Output Voltages with

Respect to Ground (Note 9)  $V_{CC}$  +1.0V to GND-0.6V OE/V<sub>PP</sub> Supply and A9 Voltage with

Respect to Ground +14.0V to -0.6V

**Power Dissipation** 1.0W 300°C

Lead Temperature (Soldering, 10 sec.)

## **Operating Conditions** (Note 6)

Temperature Range

NMC27C32BQ150, 200 0°C to +70°C NMC27C32BQE 200 -40°C to +85°C

V<sub>CC</sub> Power Supply +5V ±10%

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol             | Parameter                                        | Conditions                                                                       | Min                   | Тур  | Max                | Units |
|--------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|------|--------------------|-------|
| I <sub>LI</sub>    | Input Load Current                               | V <sub>IN</sub> = V <sub>CC</sub> or GND                                         |                       | 0.01 | 1                  | μА    |
| I <sub>PP</sub>    | OE/V <sub>PP</sub> Load Current                  | $\overline{OE}/V_{PP} = V_{CC}$ or GND                                           |                       |      | 10                 | μА    |
| I <sub>LO</sub>    | Output Leakage Current                           | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$                              |                       | 0.01 | 1                  | μА    |
| I <sub>CC1</sub>   | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f=5 MHz<br>Inputs = $V_{IH}$ or $V_{IL}$ , I/O = 0 mA |                       | 5    | 20                 | mA    |
| I <sub>CC2</sub>   | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | CE = GND, f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA               |                       | 3    | 10                 | mA    |
| I <sub>CCSB1</sub> | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | CE = V <sub>IH</sub>                                                             |                       | 0.1  | 1                  | mA    |
| I <sub>CCSB2</sub> | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | CE = V <sub>CC</sub>                                                             |                       | 0.5  | 100                | μА    |
| V <sub>IL</sub>    | Input Low Voltage                                |                                                                                  | -0.2                  |      | 0.8                | V     |
| V <sub>IH</sub>    | Input High Voltage                               |                                                                                  | 2.0                   |      | V <sub>CC</sub> +1 | V     |
| V <sub>OL1</sub>   | Output Low Voltage                               | I <sub>OL</sub> = 2.1 mA                                                         |                       |      | 0.45               | V     |
| V <sub>OH1</sub>   | Output High Voltage                              | I <sub>OH</sub> = -400 μA                                                        | 2.4                   |      |                    | V     |
| V <sub>OL2</sub>   | Output Low Voltage                               | I <sub>OL</sub> = 10 μA                                                          |                       |      | 0.1                | V     |
| V <sub>OH2</sub>   | Output High Voltage                              | I <sub>OH</sub> = -10 μA                                                         | V <sub>CC</sub> - 0.1 |      |                    | V     |

### **AC Electrical Characteristics**

| Symbol           | Parameter                                                             | Conditions                               | Q150 Q200, QE20 |     | QE200 | Units |    |
|------------------|-----------------------------------------------------------------------|------------------------------------------|-----------------|-----|-------|-------|----|
|                  |                                                                       |                                          | Min             | Max | Min   | Max   |    |
| t <sub>ACC</sub> | Address to Output Delay                                               | $\overline{CE} = \overline{OE} = V_{IL}$ |                 | 150 |       | 200   | ns |
| t <sub>CE</sub>  | CE to Output Delay                                                    | OE = V <sub>IL</sub>                     |                 | 150 |       | 200   | ns |
| t <sub>OE</sub>  | OE to Output Delay                                                    | CE = V <sub>IL</sub>                     |                 | 60  |       | 60    | ns |
| t <sub>DF</sub>  | OE High to Output Float                                               | CE = V <sub>IL</sub>                     | 0               | 50  | 0     | 60    | ns |
| t <sub>CF</sub>  | CE High to Output Float                                               | OE = V <sub>IL</sub>                     | 0               | 50  | 0     | 60    | ns |
| t <sub>OH</sub>  | Output Hold from Addresses,<br>CE or OE , Whichever<br>Occurred First | CE = OE = V                              | 0               |     | 0     |       | ns |

### Capacitance (Note 2) T<sub>A</sub> = +25°C, f = 1 MHz

| Symbol           | Parameter                                   | Conditions            | Тур | Max | Units |
|------------------|---------------------------------------------|-----------------------|-----|-----|-------|
| C <sub>IN1</sub> | Input Capacitance except OE/V <sub>PP</sub> | V <sub>IN</sub> = 0V  | 6   | 12  | pF    |
| C <sub>IN2</sub> | OE/V <sub>PP</sub> Input Capacitance        | V <sub>IN</sub> = 0V  | 16  | 20  | pF    |
| C <sub>OUT</sub> | Output Capacitance                          | V <sub>OUT</sub> = 0V | 9   | 12  | pF    |

### **AC Test Conditions**

1 TTL Gate and  $C_L = 100 pF$  (Note 8) **Output Load** 

Input Rise and Fall Times ≤5 ns 0.45V to 2.4V Input Pulse Levels

Timing Measurement Reference Level

Inputs 0.8V and 2V Outputs 0.8V and 2V

## AC Waveforms (Note 7)



DS008827-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

 $\textbf{Note 3:} \ \ \, \overline{\text{OE}} \text{ may be delayed up to } t_{\text{ACC}} \text{--} t_{\text{OE}} \text{ after the falling edge of } \overline{\text{CE}} \text{ without impacting } t_{\text{ACC}}.$ 

**Note 4:** The  $t_{DF}$  and  $t_{CF}$  compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$  .

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between  $V_{\rm CC}$  and GND.

Note 7: The outputs must be restricted to V<sub>CC</sub> + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate: I $_{OL}$  = 1.6 mA, I $_{OH}$  = -400  $\mu A$  C $_{L}$ : 100 pF includes fixture capacitance.

Note 9: Inputs and outputs can undershoot to -2.0V for 20 ns Max, except for  $\overline{\text{OE}}/\text{V}_{PP}$  which cannot exceed -0.2V.

**Note 10:** Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltages.

# Programming Characteristics (Note 11) (Note 12) (Note 13) (Note 14)

| Symbol           | Parameter                                                  | Conditions                                                        | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|-------------------------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                                   | 1    |       |      | μs    |
| t <sub>OES</sub> | OE Setup Time                                              |                                                                   | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                                   | 1    |       |      | μs    |
| t <sub>VCS</sub> | V <sub>CC</sub> Setup Time                                 |                                                                   | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                                   | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                                   | 1    |       |      | μs    |
| t <sub>CF</sub>  | Chip Enable to Output Float Delay                          | OE = V <sub>IL</sub>                                              | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                                   | 95   | 100   | 105  | μs    |
| t <sub>OEH</sub> | OE Hold Time                                               |                                                                   | 1    |       |      | μs    |
| t <sub>DV</sub>  | Data Valid from CE                                         | OE = V <sub>IL</sub>                                              |      |       | 250  | ns    |
| t <sub>PRT</sub> | OE Pulse Rise Time<br>During Programming                   |                                                                   | 50   |       |      | ns    |
| t <sub>VR</sub>  | V <sub>PP</sub> Recovery Time                              |                                                                   | 1    |       |      | μs    |
| I <sub>PP</sub>  | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $ \overline{\underline{CE}} = V_{IL}, \\ \overline{OE} = V_{PP} $ |      |       | 30   | mA    |
| I <sub>CC</sub>  | V <sub>CC</sub> Supply Current                             |                                                                   |      |       | 10   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                                   | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                                   | 6.0  | 6.25  | 6.5  | V     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                                   | 12.5 | 12.75 | 13.0 | V     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                                   | 5    |       |      | ns    |
| V <sub>IL</sub>  | Input Low Voltage                                          |                                                                   |      | 0.0   | 0.45 | V     |
| V <sub>IH</sub>  | Input High Voltage                                         |                                                                   | 2.4  | 4.0   |      | V     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                                   | 0.8  |       | 2.0  | V     |
| t <sub>OUT</sub> | Output Timing Reference Voltage                            |                                                                   | 0.8  |       | 2.0  | V     |

# **Programming Waveforms**



Note 11: Fairchild's standard product warranty applies only to devices programmed to specifications described herein.

Note 12:  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ . The EPROM must not be inserted into or removed from a board with voltage applied to  $V_{PP}$  or  $V_{CC}$ .

Note 13: The maximum absolute allowable voltage which may be applied to the  $V_{pp}$  pin during programming is 14V. Care must be taken when switching the  $V_{pp}$  supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1  $\mu$ F capacitor is required across  $V_{CC}$  to GND to suppress spurious voltage transients which may damage the device.

Note 14: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.

DS008827-4



# **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the NMC27C32B are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for  $\overrightarrow{OE/V_{PP}}$  during programming. In the program mode the  $\overrightarrow{OE/V_{PP}}$  input is pulsed from a TTL low level to 12.75V.

#### **Read Mode**

The NMC27C32B has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses  $\underline{are}$  stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{CE}$  to output ( $t_{CE}$ ). Data is available at the outputs  $t_{OE}$  after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least  $t_{ACC}$  – $t_{OE}$ .

The sense amps are clocked for fast access time.  $V_{\rm CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{\rm CC}$  temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data.

### Standby Mode

The NMC27C32B has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The NMC27C32B is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

### **Output OR-Tying**

Because EPROMs are usually used in larger memory arrays, Fairchild has provided a 2-line control function that accommodates this use of multiple memory connection. The 2-line control function allows for:

- 1. The lowest possible memory power dissipation, and
- complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 18) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 20) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

### **Programming**

CAUTION: Exceeding 14V on pin 20  $\overline{\text{OE}}/\text{V}_{\text{PP}}$  will damage the NMC27C32B.

Initially, and after each erasure, all bits of the NMC27C32B are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C32B is in the programming mode when  $\overline{\text{OE}}/V_{PP}$  is at 12.75V. It is required that at least a 0.1  $\mu\text{F}$  capacitor be placed across  $V_{CC}$  and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{CE}$  input. A program pulse must be applied at each address location to be programmed. The NMC27C32B is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will Program with a single 100  $\mu$ s pulse.

The NMC27C32B must not be programmed with a DC signal applied to the  $\overline{\text{CE}}$  input.

Programming multiple NMC27C32Bs in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C32B may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{\text{CE}}$  input programs the paralleled NMC27C32B.

**TABLE 1. Mode Selection** 

| Pins            | CE              | OE/V <sub>PP</sub> | V <sub>cc</sub> | Outputs          |
|-----------------|-----------------|--------------------|-----------------|------------------|
| Mode            | (18)            | (20)               | (24)            | (9–11, 13–17)    |
| Read            | V <sub>IL</sub> | V <sub>IL</sub>    | 5V              | D <sub>OUT</sub> |
| Standby         | V <sub>IH</sub> | Don't Care         | 5V              | Hi-Z             |
| Program         | V <sub>IL</sub> | 12.75V             | 6.25V           | D <sub>IN</sub>  |
| Program Verify  | V <sub>IL</sub> | V <sub>IL</sub>    | 6.25V           | D <sub>OUT</sub> |
| Program Inhibit | V <sub>IH</sub> | 12.75V             | 6.25V           | Hi-Z             |
| Output Disable  | Don't Care      | V <sub>IH</sub>    | 5V              | Hi-Z             |

### **Program Inhibit**

Programming multiple NMC27C32B in parallel with different data is also easily accomplished. Except for CE all like inputs (including OE) of the parallel NMC27C32B may be common. A TTL low level

program pulse applied to an NMC27C32B's  $\overline{CE}$  input with  $\overline{OE}$  /V<sub>PP</sub> at 12.75V will program that NMC27C32B. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C32B from being programmed.

### Functional Description (Continued)

### **Program Verify**

A verify should be performed on the programmed bit to determine whether they were correctly programmed. The verify is accomplished with OE/V<sub>PP</sub> and CE at V<sub>IL</sub>. Data should be verified  $t_{DV}$  after the falling edge of CE .

### **MANUFACTURER'S IDENTIFICATION CODE**

The NMC27C32B has a manufacturer's identification code to aid in programming. The code, shown in Table 2, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C32B is, "8F01", where "8F" designates that it is made by Fairchild Semiconductor, and "01" designates a 32k part.

The code is accessed by applying 12.0 $\underline{V}\pm0.5V$  to address pin A9. Addresses A1–A8, A10–A11, CE , and OE are held at  $V_{IL}$ . Address A0 is held at  $V_{IL}$  for the manufacturer's code, and at  $V_{IH}$  for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C32B are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å - 4000Å range. After programming, opaque labels should be placed over the NMC27C32B's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo

The recommended erasure procedure for the NMC27C32B is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>.

The NMC27C32B should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer —the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between  $V_{CC}$  and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

**TABLE 2. Manufacturer's Identification Code** 

| Pins              | A0<br>(8)       | 07<br>(17) | O6<br>(16) | O5<br>(15) | O4<br>(14) | O3<br>(13) | O2<br>(11) | O1<br>(10) | O0<br>(9) | Hex<br>Data |
|-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|-----------|-------------|
| Manufacturer Code | V <sub>IL</sub> | 1          | 0          | 0          | 0          | 1          | 1          | 1          | 1         | 8F          |
| Device Code       | V <sub>IH</sub> | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 1         | 01          |

8

### Physical Dimensions inches (millimeters) unless otherwise noted







UV Window Cavity Dual-In-Line Cerdip Package (JQ) Order Number NMC27C32BQ Package Number J24AQ

# **Life Support Policy**

Fairchild's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of Fairchild Semiconductor Corporation. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Fairchild Semiconductor Tel. 1-888-522-5372

Fairchild Semiconductor Deutsch +49 (0) 8141-6102-0 +44 (0) 1793-856856 +33 (0) 1-6930-3696 +39 (0) 2-249111-1 English Français

Fairchild Semiconductor Hong Kong 8/F, Room 808, Empire Centre

68 Mody Road, Tsimshatsui East Kowloon. Hong Kong Tel; +852-2722-8338 Fax: +852-2722-8383

Fairchild Semiconductor Fairchild Semiconductor Japan Ltd. 4F, Natsume Bldg. 2-18-6, Yushima, Bunkyo-ku Tokyo, 113-0034 Japan Tel: 81-3-3818-8840 Fax: 81-3-3818-8841

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications